## 14.5 ENVISION: A 0.26-to-10TOPS/W Subword-Parallel Dynamic-Voltage-Accuracy-Frequency-Scalable Convolutional Neural Network Processor in 28nm FDSOI

Bert Moons, Roel Uytterhoeven, Wim Dehaene, Marian Verhelst

KU Leuven, Leuven, Belgium

ConvNets, or Convolutional Neural Networks (CNN), are state-of-the-art classification algorithms, achieving near-human performance in visual recognition [1]. New trends such as augmented reality demand always-on visual processing in wearable devices. Yet, advanced ConvNets achieving high recognition rates are too expensive in terms of energy as they require substantial data movement and billions of convolution computations. Today, state-of-the-art mobile GPU's and ConvNet accelerator ASICs [2][3] only demonstrate energy-efficiencies of 10's to several 100's GOPS/W, which is one order of magnitude below requirements for always-on applications. This paper introduces the concept of hierarchical recognition processing, combined with the Envision platform: an energy-scalable ConvNet processor achieving efficiencies up to 10TOPS/W, while maintaining recognition rate and throughput. Envision hereby enables always-on visual recognition in wearable devices.

Figure 14.5.1 demonstrates the concept of hierarchical recognition. Here, a hierarchy of increasingly complex individually trained ConvNets, with different topologies, different network sizes and increasing computational precision requirements, is used in the context of person identification. This enables constant scanning for faces at very low average energy cost, yet rapidly scales up to more complex networks detecting a specific face such as a device's owner, all the way up to full VGG-16-based 5760-face recognition. The opportunities afforded by such a hierarchical approach span far beyond face recognition alone, but can only be exploited by digital systems demonstrating wide-range energy scalability across computational precision. State-of-the-art ASICs in references [3] and [4] only show 1.5x and 8.2x energy-efficiency scalability, respectively. Envision improves upon this by introducing subword-parallel Dynamic-Voltage-Accuracy-Frequency Scaling (DVAFS), a circuit-level technique enabling 40× energy-precision scalability at constant throughput. Figure 14.5.2 illustrates the basic principle of DVAFS and compares it to Dynamic-Accuracy Scaling (DAS) and Dynamic-Voltage-Accuracy Scaling (DVAS) [4]. In DAS, switching activity and hence energy consumption is reduced for low precision computations by rounding and masking a configurable number of LSB's at the inputs of multiplyaccumulate (MAC) units. DVAS exploits shorter critical paths in DAS's reduced-precision modes by combining it with voltage scaling for increased energy scalability. This paper proposes subword-parallel DVAFS, which further improves upon DVAS, by reusing inactive arithmetic cells at reduced precision. These can be reconfigured to compute 2×1-8b or 4×1-4b (N×1-16b/N, with N the level of subword-parallelism), rather than 1×1-16b words per cycle, when operating at less than 8b precision. At constant data throughput, this permits lowering the processor's frequency and voltage significantly below DVAS values. As a result, DVAFS is a dynamic precision technique which simultaneously lowers all run-time adaptable parameters influencing power consumption: activity  $\alpha$ , frequency f and voltage V. Moreover, in contrast to DAS and DVAS, which only save energy in precision-scaled arithmetic blocks. DVAFS allows lowering f and V of the full system, including control units and memory, hereby shrinking noncompute energy overheads drastically at low precision.

Energy-efficiency is further improved by modulating the body bias (BB) in an FDSOI technology. This permits tuning of the dynamic vs. leakage power balance while considering the computational precision. At high precision, reducing  $V_t$  allows a scaling down of the supply voltage to reduce dynamic consumption while maintaining speed, at a limited leakage energy cost and an overall efficiency increase. At low precision, and reduced switching activity,  $V_t$  and the supply voltage are increased to lower the leakage overhead at constant speed. This increases dynamic energy, but reduces the overall energy consumption.

Figure 14.5.3 shows the top-level architecture of Envision. This chip is a multipower and multi-body-bias domain, sparsity-guarded ConvNet processor exploiting DVAFS. It is fully C-programmable, allowing deployment of a wide range of ConvNet topologies, and has a 16b SIMD RISC instruction set extended with custom instructions, similar to [4]. The processor is equipped with 2D- (for convolutions) and 1D-SIMD arrays (for ReLU, max-pooling) and a scalar unit. An on-chip memory (DM) consists of 64×2kB single-port SRAM macros, subdivided into 4 blocks of 16 parallel banks, storing a maximum of 65536×N words. 3 blocks can be read or written in parallel: 2 blocks by the processor, another by the Huffman DMA, used for compressing IO bandwidth up to 5.8×. The system is divided into three power- and body-bias domains to enable granular dynamic voltage scaling.

Figure 14.5.4 shows how the 6-stage pipelined processor executes convolutions in its  $16\times16$  2D-SIMD MAC array. Each MAC is a single cycle N-subword-parallel multiplier, followed by a  $N\times48b/N$  reconfigurable accumulation adder and register. As such, the  $16\times16$  array can generate  $N\times256$  intermediate outputs per cycle while consuming only  $N\times16$  filter weights and  $N\times16$  features in a first convolution cycle. In subsequent cycles, a 256b FIFO further reduces memory bandwidth by reusing and shifting features along the x-axis, requiring only a single new feature fetch per cycle. As all intermediate output values are stored in accumulation registers, there is no data-transfer between MACs and no frequent write-back to SRAM. Sparsity is exploited by guarding both memory fetches and MAC operations [4], using flags stored in a GRD memory. This leads to an additional  $1.6\times$  system-wide gain in energy consumption compared to DVAFS alone for typical ConvNets (30-60% zeroes).

Envision was implemented in a 28nm FDSOI technology on 1.87mm² and runs at 200MHz at 1V and room temperature. Fig. 14.5.5 shows measurement results highlighting its wide-range precision-energy scalability, with nominal and optimal body-biasing. All modes run the same 5×5 ConvNet-layer, with a typical MAC efficiency of 73%, or  $0.73 \times f_c N \times 256 \times 2$  effective operations per second. When scaling down from 16- to 4×4b sparse computations at 76GOPS, power goes from 290mW down to 7.6mW, as supply voltage and body bias are modulated between 0.65-1.1V and  $\pm 0.2$ -1.2V. Measurements for the convolutional layers in hierarchical face recognition are listed in Fig. 14.5.1, demonstrating 6.2µJ/f at average 6.5mW instead of 23100µJ/f at 77mW. This illustrates the feasibility of always-on recognition through hierarchical processing on energy-scalable Envision.

Figure 14.5.6 shows a comparison with recent ConvNet ASICs. Envision scales efficiency on the AlexNet convolutional layers between 0.8-3.8TOPS/W, compared to 0.16TOPS/W [3] and 0.56-1.4TOPS/W [4]. Efficiency is 2TOPS/W average for VGG-16 and up to 10 TOPS/W peak. This further illustrates Envision's ability to minimize energy-consumption for any ConvNet, demonstrating an energy-scalability of up to  $40\times$  at nominal throughput in function of precision and sparsity, hereby enabling always-on hierarchical recognition.

Figure 14.5.7 shows a die photo of Envision, illustrating the physical placement of its 3 power domains in a 1.29×1.45mm² active area.

## Acknowledgements:

This work is partially funded by FWO and Intel Corporation. We thank Synopsys for providing their ASIP Designer tool suite and STMicroelectronics for silicon donation. Special thanks to CEA-LETI and CMP for back-end support.

## References:

- [1] Y. LeCun, et al., "Deep Learning," *Nature*, vol. 512, no. 7553, pp 436-444, 2015.
- [2] L. Cavigelli, et al., "Origami: A Convolutional Network Accelerator," *IEEE Great Lakes Symp. on VLSI*, 2015.
- [3] Y.H. Chen, et al., "Eyeriss: An Energy-Efficient Reconfigurable Accelerator for Deep Convolutional Neural Networks," *ISSCC*, pp. 262-263, 2016.
- [4] B. Moons, et al., "A 0.3-2.6 TOPS/W Precision-Scalable Processor for Real-Time Large-Scale ConvNets," *IEEE Symp. VLSI Circuits*, 2016.





Figure 14.5.2: DVAFS and body bias tuning.



Fetch 16 x N words

Fetch 1 x N words

push through FIFO

Step 2,3,5,6,8,9:

fetch and MAC column/row

GRD = 0 if N subwords == 0

from switching.

Figure 14.5.3: Top-level architecture of Envision.



| riyure 14.5.4 | . Paranei, | rounueu | anu | yuarueu | uata | iiuw. |
|---------------|------------|---------|-----|---------|------|-------|
|               |            |         |     |         |      |       |

|                                                                               | [2]         | [3]            | [4]                    | This work                |
|-------------------------------------------------------------------------------|-------------|----------------|------------------------|--------------------------|
|                                                                               | GLSVLSI '15 | ISSCC '16      | VLSI '16               | N = 1, 2 or 4            |
| Technology                                                                    | 65nm CMOS   | 65nm LP CMOS   | 40nm LP CMOS           | 28nm UTBB FD-SOI         |
| Nominal Frequency [MHz] Supply @ f <sub>nom</sub> [V] Peak performance [GOPS] | 500         | 200            | 200                    | 200                      |
|                                                                               | 1.2         | 1              | 1.1                    | 1                        |
|                                                                               | Fixed 196   | Fixed 67       | Fixed 102              | Dynamic N x 102          |
| Active Area [mm²]                                                             | 1.31        | 12.25          | 2.4                    | 1.87                     |
| # of MACs                                                                     | -           | 168            | 256                    | Dynamic N x 256          |
| Gate Count [NAND-2]                                                           | 0.9M        | 1.852M         | 1.6M                   | 1.95M                    |
| On-Chip SRAM [kB]                                                             | 43          | 184.5          | 144                    | 144                      |
| #layers, #filters [-]                                                         | All         | All            | All                    | AII                      |
| Filter sizes [-]                                                              | <7x7        | 1-1024         | All                    | AII                      |
| Precision [bits]                                                              | Fixed 12    | Fixed 16       | Dynamic 1-16           | Dynamic N x 1-16 / N     |
| AlexNet Conv-layers [mW]                                                      | -           | 278 @ 34.7fps  | 55-95, 76 avg. @ 47fps | 20-62, 44 avg. @ 47fps   |
| VGG Conv-layers [mW]                                                          | -           | -              | -                      | 19-35, 26 avg. @ 1.67fps |
| Dynamic power range                                                           | 510 (1x)    | 235-332 (1.5x) | 35-288 (8.2x)          | 7.5-300 (40x)            |
| @ GOPS <sub>nom</sub> [mW]                                                    | @ 145 GOPS  | @ 51-56 GOPS   | @ 80 GOPS              | @ 76 GOPS                |
| Min. efficiency [TOPS/W]                                                      | 0.44        | 0.15           | 0.27                   | 0.26                     |
| Max. efficiency [TOPS/W]                                                      | 0.8         | 0.35           | 2.6                    | 10                       |

Figure 14.5.6: Embedded ConvNet comparison.

## **ISSCC 2017 PAPER CONTINUATIONS**

